

"I expect you all to be independent, innovative, critical thinkers who will do exactly as I say!"

#### Quiz

- 1. ISA serves as \_\_\_\_\_
- consider stack architecture w/ instruction set:
   ✓ add, sub, mult, push A, pop A
   write assembly code (instruction sequency)
   for the following code: (A+C\*B)



# Lecture 3: Performance, Energy, and Power Metric

## Review: Instruction Set Architecture (ISA)

serves as an interface b/w software and hardware

 provides a mechanism by which the software tells the hardware what should be done

high level language code: C, C++, Java, Fortran, compiler
assembly language code: architecture specific statements
machine language code: architecture specific bit patterns

SW

ISA

HW

#### **Review: Four Instruction Sets**

code sequence C = A + B

| stack  | accumulator | register          | register (load- |
|--------|-------------|-------------------|-----------------|
| 7      |             | (register-memory) | store) \\\      |
| push A | load A      | Ioad R1, A        | Ioad R1,A       |
| push B | add B       | add R1, B         | Ioad R2, B      |
| add    | store C     | store C, R1       | add R3, R1, R2  |
| pop C  |             |                   | store C, R3     |
| /      |             |                   |                 |







R3 = R1 + R2

**ECE 411 COMPUTER ORGANIZATION AND DESIGN** 

#### **Review: Pros and Cons of ISAs**

#### accumulator

- ✓ pros: very low hardware requirements; easy to design and understand
- ✓ cons: accumulator becomes the bottleneck; little ability for parallelism or pipelining; high memory traffic

#### memory-memory

- ✓ pros: requires fewer instructions; easy to write compilers
- ✓ cons: very high memory traffic; w/ two operands, more data movements

#### memory-register

- ✓ pros: some data can be accessed without loading first; instruction format easy to encode; good code density
- ✓ cons: may limit number of registers

#### register-register

- ✓ pros: simple, fixed length instruction encodings; instructions take similar number of cycles; relatively easy to pipeline and make superscalar
- cons: higher instruction count; not all instructions need three operands; dependent on good compiler

### Computer Performance: time!, time!, time!

latency (r<u>esponse time</u>)

- ✓ how long does it take to execute a task?
- ✓ how long must i wait for the database query?
- ✓ high-percentile response time (SLO, SLA, etc. at datacenters)

throughput

Service-Level Object

7 Agreement

- ✓ how many jobs can the machine complete in a minute?
- ✓ what is the average execution rate?
- ✓ how much work is getting done?

# CPU)Performance

- CPU execution time = seconds / program
  - time the CPU spends working on a task

does not include time waiting for I/O or running other programs

# Instructions

program

cycles

Instructio

seconds





- algorithms  $\checkmark$



- system architecture
- microarchitecture, pipeline depth
- circuit design
- technology

#### **Performance Metric**

- metric #1: time to complete a task (Texe) | of ency \_ \_ \_ \_ \_ LPV
  - ✓ execution time, response time, latency
    - X is N time faster than Y means (Texe(Y)/Texe(X) ≠ N
  - ✓ major metric used in this course
  - ✓ example:
    - machine (A runs a program in 20 seconds)
    - o machine Bouns the same program in 25 seconds
    - A is \_ times faster than B?
- metric #2: # of tasks per day, hour, seconds, → +houghput → GM
  - ✓ throughput or bandwidth
  - ✓ not the same as latency
    - O CMPs IMPROVE THROUGHPUT BUT NOT LATENCY (S Chip Malti-processors (makiple cores/chip)
- examples of unreliable metrics
  - millions instructions per second (MIPS), millions floating-point operations per second (MFLOPS)

### **How to Improve Performance**

• to improve performance (everything else being equal) you can either

```
the # of required cycles for a program, or <a href="https://kedue">kedue</a> the clock cycle time or, said another way, <a href="https://increase.">the clock rate.</a>
```

#### **Performance Related Metrics**

- an execution of a given program will require
  - √ some number of instructions (machine instructions)
  - ✓ some number of cycles 
    →
  - ✓ some number of seconds
- we have a vocabulary of metrics that relate these quantities:
  - ✓ cycle time (seconds per cycle)
  - ✓ clock rate (cycles per second)
  - ✓ CPI) cycles per instruction)
    - a floating point intensive application might have a higher CPI
- instruction set metrics
  - ✓ if two machines have the same ISA which of our quantities (e.g., clock rate, CPI, execution time, # of instructions, MIPS) will likely be identical during a comparison?

## **Performance Examples**

- 1. supposing we have two implementations of the same ISA, what machine is faster for a given program, and by how uch?
  - machine A w/ a clock cycle time of the and a CPI of 2.5 cons x 2.5
- 2. considering two code sequences for a given machine w/ 3 different classes of instructions: class A, B, and C requiring 1, 2, and 3 cycles per instruction, which sequence will be faster?
  - which sequence will be faster?

    If the first code sequence we sent the first code sequence we set the first code sequence which it is the first code of the first code sequence we set the first code sequence we set the first code sequence we set the first code of the first code sequence we set the first code of the first code o
- second code sequence w/ 6 instructions (4 of A, 1 of B, and 1 of C)

  3. considering two compilers and a machine operating at 100MHz w/ 3 classes
  - 3. considering two compilers and a machine operating at 100MHz w/ 3 classes of instructions: class A, B, and C requiring 1, 2, and 3 cycles per instruction, which compiler generates faster running code?
    - ✓ first compiler's code uses 5M Class A instructions, 1M Class B instructions, and
      1M Class C instructions
    - ✓ second compiler's code uses 10M Class A instructions, 1M Class B instructions, and 1M Class C instructions

## **Effective CPI**

 computing the overall effective CPI is done by looking at the different types of instructions and their individual cycle counts and averaging

overall effective CPI =  $\sum_{i=1}^{n}$  (CPI<sub>i</sub> x IC<sub>i</sub>)

- ✓ where IC<sub>i</sub> is the count (percentage) of the number of instructions of class i executed
- ✓ CPI<sub>i</sub> is the (average) number of clock cycles per instruction for that instruction class
- ✓ n is the number of instruction classes.
- overall effective CPI varies by instruction mix a measure of the dynamic frequency of instructions across one or many programs

#### **Effective CPI: Excercise**

|   | ор     | freq       | CPI <sub>i</sub> | freq x CPI <sub>i</sub> |
|---|--------|------------|------------------|-------------------------|
|   | ALU ·  | 50%        | 1                | 1×5×1                   |
|   | load   | 20%        | 2-5              | 6.2×2                   |
| 9 | store  | 10%        | 3                | 0.1×3                   |
| ( | branch | 20%        | , Ø              | 0.2*2                   |
|   | C      | $\Sigma =$ |                  |                         |

how much faster would the machine be if a better data cache reduced the average load time to 2 cycles?

how does this compare with using <u>branch prediction to shave a cycle off the</u> branch time?

what if two ALU instructions could be executed at once?

## **Evaluating ISAs**

- design-time metrics:
  - ✓ can it be implemented, in how long, at what cost?
  - ✓ can it be programmed? ease of compilation?
- static Metrics:
  - ✓ how many bytes does the program occupy in memory?
- dynamic metrics:
  - ✓ how many instructions are executed? how many bytes does the processor fetch to execute the program?
  - ✓ how many clocks are required per instruction?
  - ✓ how "lean" a clock is practical?
- best metric: time to execute the program!

depends on the instructions set, the processor organization, and compilation techniques.



## **Benchmarking**

which program to choose?

- real programs
  - ✓ porting problem, complexity, not easy to understand the cause of results
  - kernels
    - ✓ computationally intense piece of real programs
  - toy benchmarkş
    - ✓ QuickSort
  - synthetic benchmarkş
  - benchmark suites
    - ✓ SPEC for scientific, engineering, and general purpose
    - ✓ <u>IPC</u> benchmarks for commercial systems
    - ✓ <u>EEMBC</u> for embedded systems

# SPEC Benchmarks 2000

|         | Integer benchmarks         |          | FP benchmarks                       |
|---------|----------------------------|----------|-------------------------------------|
| gzip    | compression                | wupwise  | Quantum chromodynamics              |
| vpr     | FPGA place & route         | swim     | shallow water model                 |
| gcc     | GNU C compiler             | mgrid    | multigrid solver in 3D fields       |
| mcf     | combinatorial optimization | applu    | parabolic/elliptic pde PDE          |
| crafty  | chess program              | mesa     | 3D graphics library                 |
| parser  | word processing program    | galgel   | computational fluid dynamics        |
| eon     | computer visualization     | art 👱    | image recognition (NN)              |
| perlbmk | perl application           | equake   | seismic wave propagation simulation |
| gap     | group theory interpreter   | facerec  | facial image recognition            |
| vortex  | object oriented database   | ammp     | computational chemistry             |
| bzip2   | compression                | lucas    | primality testing                   |
| twolf   | circuit place & route      | fma3d    | crash simulation fem                |
|         |                            | sixtrack | nuclear physics accel               |
|         |                            | apsi     | pollutant distribution              |

## **Reporting Performance**

how do we summarize performance for benchmark set w/<u>a single number?</u>
let(Ti)be th<u>e exe time</u> of program(i)

(weighted) arithmetic mean of execution times:

$$\sum_{i} T_{i} / N \qquad \sum_{i} T_{i} \times W_{i}$$

- ✓ issue is programs w/ the longest execution time will dominate the result
- guiding principle in reporting performance measurements is reproducibility
  list everything another experimenter need to duplicate the experiment (version
  of OS, compiler settings, input set used, specific computer configuration
  (clock rate, cache sizes and speed, memory size and speed, etc.))

## **Reporting Performance**

- dealing w/ speedup (normalized exe time)
  - ✓ speedup measures the advantage of a machine over a reference machine for a program i
  - ✓ arithmetic, harmonic, and geometric means are used

    ✓ arithmetic mean impacted by choice of reference machine

    ✓ geometric mean for comparison: ∏(T<sub>i</sub>)^1/h considering it is independent of chosen reference machine but not good metric for total execution time

## **Reporting Performance**

|                |           |           | +                  | $\overline{}$ |      |           |                    |
|----------------|-----------|-----------|--------------------|---------------|------|-----------|--------------------|
|                | program a | program b | arithmetic<br>mean |               | spe  | edup (ref | speedup (ref<br>2) |
| machine 1      | 10 sec    | 100 sec   | 55 sec             |               | 91.8 |           | 10                 |
| machine 2      | 1 sec     | 200 sed   | 100.5 sec          |               | 50.2 |           | 5.5                |
| reference 1    | 100 sec   | 10000 sec | 5050 sec           |               |      |           |                    |
| reference 2    | 100 sec   | 1000 sec  | 550 sec            |               |      |           |                    |
|                |           |           |                    |               |      |           |                    |
|                |           | а         | b                  | m             |      | hm        | gm                 |
| wrt reference  | machine 1 | 10        | 100                | 5)            | .00  | 18.2      | 31.6               |
|                | machine 2 | 100       | 50 7               | 5 "           | 297  | 66.7      | 70.7               |
| wrt references | machine 1 | 10        | 10                 | 9 4           |      | 10        | 10                 |
|                | machine 2 | 100       | 5 5                | 2.5           |      | 9.5       | 22.4 <b>2.</b> X   |
|                |           |           |                    |               |      |           |                    |

#### **Amdahl's Law**

- Yaw of diminishing returns
  - ✓ make the common case faster
  - ✓ speedup =  $Perf_{new}$  /  $Perf_{old}$  =  $T_{old}$  /  $T_{new}$  =
- example
  - ✓ supposing floating point instructions are improved to run 2X but comprise only 10% of actual instructions, what's the speedup?

W mochies



**ECE 411 COMPUTER ORGANIZATION AND DESIGN** 

## Parallelism vs. Speedup



#### **Gustafson's Law**

- Amdahl's Law killed massive parallel processing (MPP)
- Gustafson came to rescue
  - ✓ more workloads



- ✓ assume: seq + parallel = 1 (Tnew)
- ✓ speedup = seq + p × (1 seq) where p = parallel factor
- ✓ if seq diminishes w/ increased problem size, speedup → p

#### **New Breed of Metrics**

- performance/Watt
  - performance achievable at the same cooling capacity
- performance/Joule (energy)
  - achievable performance at the lifetime of the same energy source (i.e., battery = energy)
  - equivalent to reciprocal of enargy-delay product (ED product)



# (Dynamic) Power Dissipation X & 🖟 👓



energy/transition = 
$$C_L \times V_{DD}^2 \times P_{0/1 \rightarrow 1/0}$$
  
power =  $C_L \times V_{DD}^2 \times f$ 

## (Short Circuit) Power Dissipation 💢



Energy/transition = 
$$t_{sc} \times V_{DD} \times I_{peak} \times P_{0/1 \rightarrow 1/0}$$

Power = 
$$t_{sc} \times V_{DD} \times I_{peak} \times f$$

## **CMOS** Energy & Power Equations $\checkmark$



$$E = C_L V_{DD}^2 P_{0\rightarrow 1} + t_{sc} V_{DD} I_{peak} P_{0\rightarrow 1} + V_{DD} I_{leakage}$$

$$\int_{0\to 1} = P_{0\to 1} * f_{clock}$$

$$P = C_L V_{DD}^2 f_{0\rightarrow 1} + t_{sc} V_{DD} I_{peak} f_{0\rightarrow 1} + V_{DD} I_{leakage}$$

dynamic power (≈ 40 - 70% today and decreasing relatively)

short-circuit power (≈ 10 % today and decreasing absolutely)

leakage power  $(\approx 20 - 50 \% \text{ today})$ and increasing)

## Power and Energy Figures of Merit

power in Watts

(energy/time) poses constraints, i.e., processor can only work fast enough to max out the power delivery or cooling solution

- o determines power ground wiring designs
  o sets packaging/cooling limits
  o impacts signal noise margin and reliability analysis
  - senergy in Joules
    - ultimate metric, i.e., the true "cost" of performing a fixed task energy = power × delay
    - - Joules = Watts × seconds
      - o lower energy number means less power to perform a computation at the same frequency
  - example: 7 pay artention to this example.
    - ✓ if processor A consumes 1.2× power of processor B, but finishes the task in 30% less time, which processor is more energy efficient and by how much?

## **Power versus Energy**



## **Understanding Tradeoffs**

Which design is the "best" (fastest, coolest, both)?



#### **Announcement**

- lecture 2 in text book
  - ✓ Appendix A (HP2), Ch. 2.16 2.18 (HP1)
- lecture 3 in text book
  - ✓ Ch. 1.6 1.7 (HP1) Ch. 1.8 (HP2)
- next lecture: single-cycle processor
  - $\checkmark$  Ch. 4.1 4.4 (HP1)
- MP assignment
  - ✓ MP0 due on 1/23 5pm